# McGill University ECSE 425 COMPUTER ORGANIZATION AND ARCHITECTURE Fall 2011 Final Examination

Examiner: Prof. B. H. Meyer

Associate Examiner: Prof. W. J. Gross

#### 9 AM to 12 NOON, December 9th, 2011

#### **Duration: 3 hours**

- Write your name and student number in the space below. Do the same on the top of each page of this exam.
- The exam is 17 pages long. Please check that you have all 17 pages.
- There are six questions for a total of 120 points. Not all parts of all questions are worth the same number of points; read the whole exam first and spend your time wisely!
- This is a closed-book exam. You may use two double-sided sheets of notes; please turn these sheets in with your exam.
- Calculators are permitted, but no cell phones or laptops are allowed.
- Clearly state any assumptions you make.
- Write your answers in the space provided. Show your work to receive partial credit, and clearly indicate your final answer.

| Name:           | Solutie    | ns            |              |
|-----------------|------------|---------------|--------------|
| Student Number: |            |               |              |
| 12 Q1:          | Q3:        | 95:           | 70 mm        |
| 30 pts          | Q4:        | Q6:           | 50           |
| 77 Total:       | <b>7</b> % | 1.0<br>3A· 42 |              |
|                 |            | 47<br>- 3     | Page 1 of 17 |

# Question 1: Short Answer (20 pts; 1 pt each) 2 mm

a. What is the "principle of locality"?

temporal licality: vecently used items will be used again soon

spatial locality: when one item is used, manby items will be used

b. Describe two factors influencing the cost of manufacturing a modern microprocessor.

design avea mannfacturing defeats

c. Ideal scalar pipelines achieve a CPI of 1; give one reason why this ideal is rarely achieved.

structural} hazards

d. Under what circumstances can a WAW hazard occur in the standard MIPS FP pipeline?

when an earlier instruction writing FX finishes after a later inst writing FX

e. What makes implementing "predicted taken" more complex than implementing "predicted not-taken"?

predicted taken requires branch target resolution hand wank

Define "precise exception."

an exception is precise if, earlier instructions can finish, later instructions do not change arch state, and the current Thist can be restorted

g. What hazard is caused by an anti-dependence?

WAR

| N   | 21 | 77 | Θ |   |
|-----|----|----|---|---|
| 1.4 | aı | 11 | u | ۰ |

h. What does a correlating branch predictor correlate?

past brunch out comes with current brunch

prediction

i. What is the purpose of hardware register renaming?

to elminate WAW and WAR hatards, thereby pur reducing stalls

Describe one difference between static and dynamic superscalar processors.

static: in-order execution dynamic: ont-of-order execution

k. When cache size is fixed, why do miss rates initially decrease as cache block sizes increase (e.g., from 16B to 64B for small L1 caches)?

spatial locality - fewer compulsory misses

l. When cache size is fixed, why do miss rates eventually increase as cache block size increases (e.g., from 64B to 256B for small L1 caches)?

insufficient spatial locality - capacity/misses Contrat

m. Why aren't all caches implemented with full associativity?

Cost in onea reduction in performance 3 parallel companison logic

n. What is the purpose of a TLB?

locality - maintains a cache of recently used virtual -> physical address translations

o. Describe one factor limiting the ILP of modern microprocessors. Imited registers for renowing limits the number of instructions that can be in flight at the p. Describe one advantage of simultaneous multi-threading over coarse grained multi-threading. SMT can issue instruction, from several thread, at the same time, better atilizing FUS q. Describe a situation in which multiprocessor caches are incoherent. if two processor caches have different values for the come address r. What causes false sharing? cache blocks larger than one word -> whon two processors write two words in the same block, conser coherence misser s. Describe one disadvantage of directory coherence compared with snoopy coherence. directory-based coherence requires additional Messages compared with shoopy, and threfore possibled longer (a toney to What do memory consistency models defined the set of memory access orderings that a processor is can observe

Question 2: MIPS FP Pipeline (20 pts)

Consider the following loop that computes performs the Fast Fourier Transform.

ID:

This code will run on the standard MIPS floating point pipeline, illustrated below.



### (a) (8 pts) Assume:

- Full hazard detection and forwarding logic;
- The register file supports one write and two reads per clock cycle;
- Branches are resolved in ID; branches are handled by flushing the pipeline;
- Memory accesses take one clock cycle;
- Two or more instructions may simultaneously pass through MEM (WB) as long as only one makes use of the memory (register file).
- Structural hazards are resolved by giving priority to older instructions.

Fill in the chart on the next page to show the timing of one loop iteration.

10-3 mul 70 MUL 710-3 ADD App, sp sub, sp

|   |  |  | D | FINB | DYNBU | MAN | 45  | SD  | SUBD | MODD | \$1mm             | CD  | an  | 41    | Instr. |   |
|---|--|--|---|------|-------|-----|-----|-----|------|------|-------------------|-----|-----|-------|--------|---|
|   |  |  |   |      |       |     |     |     |      |      |                   |     |     | $\pi$ | 1      |   |
|   |  |  |   |      |       |     |     |     |      |      |                   |     | 7   | D     | 2      | 1 |
|   |  |  |   | ٠.   |       |     |     |     |      |      |                   | Ti  | 0   | A     | ω      |   |
|   |  |  |   |      |       |     |     |     |      | : -  | -17               | V   | (T) | 3     | 4      |   |
|   |  |  |   |      | -     |     |     |     |      | 77   | 0                 | M   | 3   | ٤     | 51     | 1 |
|   |  |  |   |      |       |     |     |     |      | N    | 5                 | (3) | ٤   |       | 6      | 1 |
|   |  |  |   |      |       |     |     |     | 7    | D    | 3                 | 5   |     |       | 7      |   |
|   |  |  |   |      |       |     |     |     | S    | S    | M2                |     |     |       | 8      | 1 |
|   |  |  |   |      |       |     |     |     | 5    | 5    | MZ M3 MY M5 M6 WW |     |     |       | 9      | 1 |
|   |  |  |   |      |       |     |     |     | 5    | 5    | NY                |     |     |       | 10     | 1 |
|   |  |  |   |      |       |     |     |     | 5    | 5    | SM                |     |     |       | 11     |   |
|   |  |  |   |      |       |     |     |     | S    | 5    | gh.               |     |     |       | 12     | 1 |
|   |  |  |   |      |       |     |     |     | 5    | 5    |                   |     |     |       | 13     | 1 |
|   |  |  |   |      |       |     |     | 77  | 0    | P    | 3                 |     |     |       | 14     | 1 |
| - |  |  |   |      |       |     | 77  | 0   | 2    | 2    | ٤                 |     |     |       | 15     | 1 |
|   |  |  |   |      |       | M   | B   | M   | A    | A3   |                   |     |     |       | 16     |   |
|   |  |  |   |      |       | जा  | 7   | 147 | 3    | 23)  |                   |     |     |       | 17     |   |
|   |  |  |   |      | 75    | D   | 177 | E   | 3    | M    |                   |     |     |       | 18     | 1 |
|   |  |  |   | 77   | 0     | П   | 3   | E   | (3)  | E    |                   |     |     |       | 19     | < |
|   |  |  | B | 9    | T     | 3   | 3   |     | (    |      |                   |     |     |       | 20     |   |
|   |  |  | T | _    | 3     | ٤   |     |     |      |      |                   |     |     |       | 21     | 1 |
|   |  |  | D | 3    | ٤     |     |     |     |      |      |                   |     |     |       | 22     | 1 |
|   |  |  | 南 | ٤    |       |     |     |     |      |      |                   |     |     |       | 23     |   |
|   |  |  | 3 |      |       |     |     |     |      |      |                   |     |     |       | 24     | 1 |
|   |  |  | 3 |      |       |     |     |     |      |      |                   |     |     |       | 25     | 1 |

Name: ID:

(b) (8 pts) Unroll the loop once and re-schedule the code to minimize delay. Assume the branch delay is managed using a delayed branch slot. In the space below, write out the re-scheduled instructions, including their operands.

| LD F2, 0(P1)  LD F4, 8(P1)  LD F6, [6(P1)  LD F10, 24(R1)  LD F12, 32(P1)  LD F14, 40(P1)  MULT.D F2, F2, F6  MULT.D F10, F10, F14 |    | 2 2 | ld | off of spall | sets<br>fsets<br>lot<br>lot | mh       | Hon      | ing in | 2 |
|------------------------------------------------------------------------------------------------------------------------------------|----|-----|----|--------------|-----------------------------|----------|----------|--------|---|
| DSUBUL RI, RI, #48                                                                                                                 |    |     |    | 2            | AD                          | p —      | Iron     | لاالع  |   |
| D(111 0) 27, H77                                                                                                                   |    |     |    |              |                             |          |          | •      |   |
| 87ml1 > ADD.D F6, F4, FZ                                                                                                           | FD | AI  | AZ | A-3          | A4                          |          |          |        |   |
| ADD.D F14, F12, F10                                                                                                                | F  |     |    |              | A-3                         | 44       |          |        |   |
| SUB. DI 6F8, F4, FZ                                                                                                                |    | F   | DF | A1<br>10     | 42<br>A1                    | AS<br>AZ | A4<br>43 | Ay     |   |
| SLB.D   F16, F12, F10                                                                                                              |    |     | (  | ()           |                             |          |          | *1 7   |   |
| 5.D F6,-32(RZ)                                                                                                                     |    |     |    | F            | D                           | E        | M        |        |   |
| S.D F19,-24(RZ)                                                                                                                    |    |     |    |              |                             |          |          |        |   |
| 5.0 F8,-16(R2)                                                                                                                     |    |     |    |              |                             |          |          |        |   |
| BNEZ RI, Loop                                                                                                                      |    |     |    |              |                             |          |          |        |   |
| S.D F16,-8(R2)                                                                                                                     |    |     |    |              |                             |          |          |        |   |

(c) (2 pts) What is the speedup of your re-scheduled code?

Two fluctions in 19+3 cycles.

4)  $\frac{72}{2}$  -> 11 cycles/fluction

0 ignal: 60 cycles

Speclup: 620 = 1.81

(d) (2 pts) How many times must the loop be unrolled before it executes without stalling?

Four.

Name: ID:

Additional Page for Q2

# Question 3: (20 pts) Branch Prediction

10 mm

**a. (10 pts)** Two machines A and B are identical except for their branch prediction schemes. Each machine uses a seven-stage pipeline:

IF ID1 ID2 EX1 EX2 MEM WB

always I cycle

Machine A uses a static predicted not taken scheme. Machine B uses a static predicted taken scheme. In each case, branch targets are calculated in ID1, and branch conditions are resolved in EX1.

If 25% of instructions are conditional branches, what fraction of these branches must be taken for machine A and machine B to have equivalent performance? Assume each processor achieves the ideal CPI for every other instruction other than conditional branches.

**b.** (10 pts) Complete the branch prediction table below for a (2, 1) correlating predictor. Assume all predictor state is initialized to "not-taken," or N. Assume that when indexing the predictor state and BHR, the most recent branch result is in the least significant bit on the right.

| Pre | edict | or Sta | ate | BHR | Prediction | Outcome |         |
|-----|-------|--------|-----|-----|------------|---------|---------|
| NN  | NT    | TN     | TT  |     |            |         |         |
| N   | N_    | (N)    | N   | TN  | M          | Т       |         |
| ~   | W     | T      | N   | NT  | $\sim$     | T       |         |
| 7   | 1     | T      | N   | TT  | N          | Т       | }       |
| >   | 7     | T      | 0   | TT  | T          | N       |         |
| (V  | T     |        | N   | TN  | T          | Т       | <u></u> |
| N   |       | T      | N   | NT  | Ť          | N       |         |
| N   | N     |        | N   | TN  | T          | Т       | -       |
| Λ   | (N)   | T      | N   | NT  | N          | Т       | 23      |
| Ν   | T     | T      |     | 77  | N          | Т       |         |
| N   | T     | 1      | (7) | TT  | T          | N       |         |
| N   | T     | 4      | N   | TW  | T          | Т       |         |
| N   | 0     | T      | N   | NT  | T          | N       |         |

What is the accuracy of the predictor?

# Question 4: (20 pts) Tomasulo's Algorithm

a. (10 pts) Consider a processor which implements dynamic scheduling with speculation using Tomasulo's Algorithm. Assume that the functional units are fully pipelined and that all memory accesses hit the cache. There is a memory unit with 5 load buffers. The reorder buffer has 64 entries. The reorder buffer can function as a store buffer, so there are no separate store buffers. Each load or store takes 2 cycles to execute, 1 to calculate the address, and 1 to load/store the data. Assume a perfect branch predictor. Assume there are dedicated integer functional units for effective address calculation and branch condition evaluation. The other functional units are described in the following table. Assume only one result can be written to the common data bus at the same time.

| Functional unit type | Cycles to execute | 1 | Number of reservation stations per functional unit |
|----------------------|-------------------|---|----------------------------------------------------|
| Integer ALU          | 1+0               | 1 | 4                                                  |
| FP adder             | 1+3               | 1 | 3                                                  |
| FP multiplier        | 1+6               | 1 | 2                                                  |
| Load                 | 1+1               | 1 | 5                                                  |

Fill in the table below the clock cycle number that each instruction issues, begins execution, writes its result, and commits for the first iteration of the loop and first instruction of the second.

| Loop Iter | Оре      | eration     | Issue | Begin Exec         | Finish Exec | Write Result | Commit |
|-----------|----------|-------------|-------|--------------------|-------------|--------------|--------|
| 1         | L.D      | F2, 0(R1)   | 1     | 2                  | 3           | 4            | 5      |
| 1         | L.D      | F4, 8(R1)   | 2     | . 3 <sup>1</sup> 2 | 4           | 5            | 6      |
| 1         | L.D      | € 16(R1)    | 3).   | 4                  | 5           | 6            | 4      |
| 1         | MULT.D   | F2, F2, F6  | 4     | 7                  | 13          | 14           | 15     |
| 1         | ADD.D    | F6, F4, F2  | 5     | 15                 | 18          | 19           | 20     |
| 1         | SUB.D    | F8, F4, F2  | 6     | 16                 | 19          | 20           | 21     |
| 1         | S.D      | F6, 0(R2)   | 7     | 20                 | 21          | 22           | 23     |
| 1         | S.D      | F8, 8(R2)   | 8     | 21                 | 22          | 23           | 24     |
| 1         | DSUBUI   | Æ], R1, #24 | q     | 10                 | 10          | - 11         | 25     |
| 1         | DSUBUI ( | R2, R2, #16 | 10    | ()                 | ()          | 12           | 26     |
| 1         | BNEZ     | √R1, Loop   | 11    | 12                 | 12          | 13           | 27     |
| 2         | L.D      | F2, 0(R1)   | 12    | (3)                | 14          | 15           | 28     |

maybe make Zx fferation > Inst to fest wife vesult again?

b. (10 pts)

Show the contents of the Reservation Stations, the Registers, and the Re-Order Buffer when the 2<sup>nd</sup> iteration of L.D F2,0(R1) **begins execution**.

|           | :          | ,      | Rese           | rvation St     | ations                    | :  |      |         |
|-----------|------------|--------|----------------|----------------|---------------------------|----|------|---------|
| Name      | Busy       | Op     | V <sub>j</sub> | V <sub>k</sub> | $\mathbf{Q}_{\mathrm{j}}$ | Qk | Dest | Address |
| Load 1    | · 5        | 1:50   |                |                | 45                        |    |      | R2+0    |
| Load 2    | S)<br>Vyji | SD     |                |                | #6                        |    | _    | 122+8   |
| Load 3    |            | 10     |                |                |                           |    | #12  | #9+0    |
| Load 4    | J.         | LD     |                |                |                           |    | #13  | #9+8    |
| Load 5    | n          |        |                |                |                           |    |      |         |
| FP Add 1  |            | ADDID  | FY             |                |                           | #4 | #5   |         |
| FP Add 2  |            | SUB.D  | 154            | 1. (0)         |                           | #4 | #6   |         |
| FP Add 3  | N          |        | ,              |                | ,                         |    |      |         |
| FP Mult 1 |            | MULT.D | FZ             | F6             |                           |    | A4   |         |
| FP Mult 2 | ή,         |        |                |                |                           |    | ,    |         |

|       |            | Reord       | ler Buffer |             |           |
|-------|------------|-------------|------------|-------------|-----------|
| Entry | Busy       | Instruction | State      | Destination | Value     |
| 1     | n          | LD          | commit     | FZ          | M[O(RI))  |
| 2     | - <b>ν</b> | LD          | commit     | FY          | M(8(PO))  |
| 3     | K          | LD          | commit     | F6          | ME16(PI)] |
| 4     | · vì       | MULTO       | exec       | F2          | r ·       |
| 5     | 20         | ADD D       | Tosu       | F6          |           |
| 6     | 3          | 8VBD        | Blue       | F-8         |           |
| 7     | 7          | SD          | issue      | F-6         |           |
| 8     | 2          | 5 D         | 188che     | F8          |           |
| 9     | 2          | DSUBUL      | wife       | k-I         | 121+24    |
| 10    | 0          | DENBU       | wife       | 22          | R2916     |
| 11    | 0          | BNEZ        | write      | -           |           |
| 12    | 7          | LD          | exel       | 1 F2        |           |
| 13    | 3          | LD          | 185ne      | FY          |           |
| 14    | 0          |             |            |             |           |
| 15    |            |             |            |             |           |
| 16    |            |             |            |             |           |

|               |                                       |      | Register | Status | , I |    |    |    |
|---------------|---------------------------------------|------|----------|--------|-----|----|----|----|
|               | =                                     | R1   | R2       | F0     | F2  | F4 | F6 | F8 |
| Reorder #     |                                       | 9    | 10       | -      | 12  | 13 | 7  | 8  |
| Busy (yes/no) | · · · · · · · · · · · · · · · · · · · | \ \n | 4        |        | 4   | 4  | 5  | 4  |
|               |                                       | 1    |          |        |     | 0  | 0  | 9  |

## Question 5: (20 pts) Cache Hierarchy

5 mm

For a given benchmark running on a given processor, 25% of the instructions are loads, and 10% are stores. Using that benchmark, we want to choose between a direct-mapped cache and a 2-way set associative cache.

In each case, assume that the cache hit time is 1 cycle and the memory access penalty is 100 ns. Whenever the cache needs to replace a block, there is a 25% that the block it is replacing is dirty.

The processor clock speed with the direct-mapped cache is 1 GHz. Because of the extra time required for tag search, the clock cycle time with the 2-way set associative cache is 1.1 times greater than that with the direct-mapped cache.

Assume a base CPI of 1. Using the miss rates in the table below, calculate the CPU time for both the direct-mapped and 2-way set associative cache architectures.

| Cache                 | Read miss rate | Write miss rate |
|-----------------------|----------------|-----------------|
| Direct-mapped         | 3%             | 8%              |
| 2-way set associative | 2%             | 6%              |

ID:

12 mm

# Question 6: (20 pts) Cache Coherence

Consider a four-processor directory-based distributed shared-memory system. Each processor has a single direct-mapped cache that holds four blocks, each containing two words. To simplify the illustration, the **cache-address tag contains the full address (in hexadecimal)** and each word shows only two hexadecimal characters, with the least significant word on the right. The cache states are denoted M, S, and I for Modified, Shared, and Invalid. The directory states are denoted DM, DS, and DI for Directory Modified, Directory Shared, and Directory Invalid (Uncached). This simple directory protocol uses messages given in the table on the next page.

Assume the cache contents of the four processors and the content of the main memory as shown in the figure below. A CPU operation is of the form

where P# designates the CPU (e.g., P0), <op> is the CPU operation (e.g., read or write), <address> denotes the memory address, and <value> indicates the new word to be assigned on a write operation.

For the sequence of CPU operations given below, **show the changes in the contents** of the caches and memory after the each operation has completed (including coherence state, tags, and data). For each operation, **show the resulting sequence of coherence messages**. Refer to the table and the suggested message format on the following page.

| P0    |     |     |    | P1    |     |      |    | P2    |     |      | ,  | Р3    |     |      |    |
|-------|-----|-----|----|-------|-----|------|----|-------|-----|------|----|-------|-----|------|----|
| state | tag | dat | а  | State | tag | data |    | state | tag | data | a  | state | tag | data | a  |
| I     | 100 | 26  | 10 | 1     | 100 | 26   | 10 | S     | 120 | 02   | 20 | S     | 120 | 02   | 20 |
| S     | 108 | 15  | 08 | М     | 128 | 2D   | 68 | S     | 108 | 15   | 08 | Ī     | 128 | 43   | 30 |
| I     | 110 | F7  | 30 | I     | 110 | 6F   | 10 | М     | 110 | 76   | 01 | M     | 130 | 64   | 00 |
| I     | 118 | C2  | 10 | S     | 118 | 3E   | 18 | I     | 118 | C2   | 10 | I     | 118 | 40   | 28 |

|         | Memory |         |      |    |  |
|---------|--------|---------|------|----|--|
| address | state  | Sharers | Data |    |  |
| 100     | DI     |         | 20   | 00 |  |
| 108     | DS     | P0,P2   | 15   | 08 |  |
| 110     | DM     | P2      | 6F   | 10 |  |
| 118     | DS     | P1      | 3E   | 18 |  |
| 120     | DS     | P2,P3   | 02   | 20 |  |
| 128     | DM     | P1      | 3D   | 28 |  |
| 130     | DM     | P3      | 01   | 30 |  |

P0: read 130 P2: write 11/2 <-- 0A ID:

| Message type     | Source            | Destination       | Message contents | Function of this message                                                                                             |
|------------------|-------------------|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------|
| Read miss        | Local<br>cache    | Home<br>directory | P, A             | Processor P has a read miss at address A; request data and make P a read sharer.                                     |
| Write miss       | Local<br>cache    | Home<br>directory | P, A             | Processor P has a write miss at address A; request data and make P the exclusive owner.                              |
| Invalidate       | Local<br>cache    | Home<br>directory | A                | Request to send invalidates to all remote caches that are caching the block at address A.                            |
| Invalidate       | Home<br>directory | Remote cache      | A                | Invalidate a shared copy of data at address A.                                                                       |
| Fetch            | Home<br>directory | Remote cache      | A                | Fetch the block at address A and send it to its home directory; change the state of A in the remote cache to shared. |
| Fetch/invalidate | Home<br>directory | Remote cache      | A                | Fetch the block at address A and send it to its home directory; invalidate the block in the cache.                   |
| Data value reply | Home<br>directory | Local cache       | D                | Return a data value from the home memory.                                                                            |
| Data write back  | Remote cache      | Home<br>directory | A, D             | Write back a data value for address A.                                                                               |

P = requesting processor number, A = requested address, and D = data contents

To show the bus messages, use the following format:

Bus {message type, requesting processor or directory, address, data} Example: Bus {read miss, P0, 100, --}

To show the contents in the cache of a processor, use the following format:

P# <block #> {state, tag, data} Example: P3 <block 0> {S, 120, 02 20}

To show the contents in the memory, use the following format:

M <address> {state, [sharers], data} Example: M <120> {DS, [P0, P3], 02 20}

ID:

# a. (8 pts) P0: read 130

Bus & read miss, PO, 130, -}

Bus & fetch, Dir, 130, -}

P3 2/2 > & S, 130, 64003

Bus & data writer back, P3, 64 003

M < 130 > & DS, [PO, P3), 64 003

Bus & data value reply, Dir, 130, 64 003

PO chlock 27 {5, 130, 64 003

b. (12 pts) P3: write 112 <-- 0A

(1) Bus 3 data write back, P3, 130, 64003

- (1) M < 130 > 301, [], 64003

(1) Bus 3 write miss, P3, 110, -3

(1) Bus 3 fetch/invalidate, Dir, 110, -3

(1) Bus 3 data write back, P2, 110, 76013

- (1) 2 P2 < 2> 3 I, 110, 76013

- (1) 3 M < 1107 3 DM, [P3], 76013

(1) Bue 3 data value reply, Dir, 110, 76013

- (1) 4 P3 < 2> 3 M, 110, 0A 013

4 state 5 messages 1 right alders 1 right data